Title :
Dummy filling methods for reducing interconnect capacitance and number of fills
Author :
Kurokawa, Atsushi ; Kanamoto, Toshiki ; Ibe, Tetsuya ; Kasebe, Akira ; Fong, Chang Wei ; Kage, Tetsuro ; Inoue, Yasuaki ; Masuda, Hiroo
Abstract :
In recent system-on-chip (SoC) designs, floating dummy metals inserted for planarization have created serious problems because of increased interconnect capacitance and the enormous amount of fill required. We present new methods to reduce the interconnect capacitance and the amount of dummy metals needed. These techniques include three ways of filling: (1) improved floating square fills, (2) floating parallel lines, and (3) floating perpendicular lines (with spacing between dummy metals above and below signal lines). We also present efficient simple formulas for estimating the appropriate spacing and number of fills. In our experiments, the capacitance increase using the traditional regular square method was 13.1%, while that using the methods of improved square fills, extended parallel lines, and perpendicular lines was 2.5%, 2.4%, and 1.1%, respectively. Moreover, the number of necessary dummy metals can be reduced by two orders of magnitude through use of the parallel line method.
Keywords :
VLSI; capacitance; integrated circuit design; integrated circuit interconnections; planarisation; system-on-chip; SoC; dummy filling methods; floating dummy metals; floating parallel lines; floating perpendicular lines; floating square fills; planarization; reduced interconnect capacitance; system-on-chip; Data mining; Educational institutions; Filling; Identity-based encryption; Integrated circuit interconnections; Optical design; Parasitic capacitance; Planarization; Power system interconnection; System-on-a-chip;
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
DOI :
10.1109/ISQED.2005.47