DocumentCode :
2857325
Title :
A more effective CEFF
Author :
Nassif, Sani R. ; Li, Zhuo
Author_Institution :
IBM Austin Res. Lab., TX, USA
fYear :
2005
fDate :
21-23 March 2005
Firstpage :
648
Lastpage :
653
Abstract :
Precise chip-level timing requires careful modeling of the interaction between logic drivers and interconnect. Existing static-timing analysis methodologies generate models for drivers with lumped capacitive loads. This necessitates the translation of the actual loading and interconnect parasitics into a single effective capacitance. Existing approaches to perform that translation are either iterative in nature or involve iterative procedure to solve non-closed form equations and thus costly in CPU time. This paper presents a new accurate and simple closed form approach to deal with effective capacitance.
Keywords :
capacitance; integrated circuit design; integrated circuit interconnections; logic design; timing; chip-level timing; closed form approach; effective capacitance; interconnect parasitics; logic drivers; Equations; Integrated circuit interconnections; Iterative methods; Laboratories; Load modeling; Logic; Parasitic capacitance; Power supplies; Timing; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality of Electronic Design, 2005. ISQED 2005. Sixth International Symposium on
Print_ISBN :
0-7695-2301-3
Type :
conf
DOI :
10.1109/ISQED.2005.10
Filename :
1410658
Link To Document :
بازگشت