Title :
Automatic test pattern generation for crosstalk glitches in digital circuits
Author :
Lee, Kyung Tek ; Nordquist, Clay ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Texas Univ., Austin, TX, USA
Abstract :
As clock speeds of current deep submicron design technologies increase over 1 GHz and metal line spacings narrow, unexpected crosstalk effects start to degrade the circuit performance significantly. It is important for the designer to test the effects before taping out the designs. Unfortunately, conventional tests for stuck-at or delay faults are not guaranteed to expose potential crosstalk effects. This paper presents an efficient methodology for generating test vectors to detect crosstalk glitch effects in digital circuits. The ATEG (Automatic Test Extractor for Glitch) algorithm uses the multiple backrace technique, and uses a “forward-evaluation” technique in its backtacking phase which searches for the “right” entry to select by propagating “suggested values” to minimize the number of backtracks. In the glitch propagation phase, we employ a criterion function which gives a metric for determining the propagation of a transitional signal at a given gate. Our experiments show that ATEG efficiently generates test vectors to create glitches at candidate nodes
Keywords :
VLSI; automatic testing; crosstalk; delays; digital integrated circuits; integrated circuit testing; logic testing; 1 GHz; Automatic Test Extractor for Glitch; automatic test pattern generation; backtacking phase; circuit performance; criterion function; crosstalk effects; crosstalk glitch effects; crosstalk glitches; delay faults; digital circuits; glitch propagation phase; metal line spacings; multiple backrace; stuck-at or delay faults; test vectors; transitional signal; Automatic test pattern generation; Automatic testing; Circuit faults; Circuit optimization; Circuit testing; Clocks; Crosstalk; Degradation; Delay effects; Digital circuits;
Conference_Titel :
VLSI Test Symposium, 1998. Proceedings. 16th IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
0-8186-8436-4
DOI :
10.1109/VTEST.1998.670846