Title :
A Wide-Range Edge-Combining DLL with a Charge Pump for Low Spur
Author :
He, Bin ; Lu, Tie J. ; Wang, Zong M. ; Zhang, Tie L.
Author_Institution :
Dept. of AD/DA, Beijing Microelectron. Technol. Inst., Beijing, China
Abstract :
This paper describes a wide-range edge combining DLL which overcomes the range problem and reduces output spur by using a start-control circuit and new charge pump. Theoretically the lock range can be extended to f<; 1 / TVCDL (min) where TVCDL (mill) is the minimum value of the voltage-controlled delay line. By employing eight same delay cells, the frequency-multiplied output can be reached up to X2 and X4. Output spur is suppressed by decreasing the non-ideal impact of the charge pump. The proposed DLL frequency synthesizer, which has been realized in a CMOS 0.18um process, consumption about 18 mW. The output spur for X2 achieve 34 dB and the phase noise at 1- MHz frequency offset after X2 is -126.0 dBc/Hz.
Keywords :
CMOS integrated circuits; charge pump circuits; delay lock loops; frequency multipliers; DLL frequency synthesizer; charge pump; delay cells; frequency-multiplied output; low spur; output spur; start-control circuit; voltage-controlled delay line; wide-range edge combining DLL; Charge pumps; Clocks; Delay; Delay lines; Frequency synthesizers; Phase locked loops; Phase noise; DLL; charge pump; frequency multiplier; low spur; wide-range;
Conference_Titel :
Dependable, Autonomic and Secure Computing (DASC), 2011 IEEE Ninth International Conference on
Conference_Location :
Sydney, NSW
Print_ISBN :
978-1-4673-0006-3
DOI :
10.1109/DASC.2011.33