Title :
On logic and transistor level design error detection of various validation approaches for PowerPC(TM) microprocessor arrays
Author :
Wang, Li C. ; Abadir, Magdy S. ; Zeng, Jing
Author_Institution :
Somerset PowerPC Design Center, Motorola Inc., Austin, TX, USA
Abstract :
Design validation for embedded arrays remains as a challenging problem in today´s microprocessor design environment. At Somerset, validation of array designs relies on both formal verification and vector simulation. Although several methods for army design validation have been proposed and had great success, little evidence has been reported for the effectiveness of these methods with respect to the detection of design errors. In this paper, the authors propose a way of measuring the effectiveness of different validation approaches based on automatic design error injection and simulation. The technique provides a systematic way for the evaluation of the quality of various validation approaches at both logic and transistor levels. Experimental results using different validation approaches on PowerPC microprocessor arrays will be reported
Keywords :
automatic testing; circuit CAD; integrated circuit testing; logic CAD; logic testing; microprocessor chips; Design validation; PowerPC(TM) microprocessor arrays; Somerset; automatic design error injection; effectiveness; embedded arrays; formal verification; microprocessor design; transistor level design error detection; validation; vector simulation; Analytical models; Automatic test pattern generation; Design methodology; Design optimization; Logic arrays; Logic design; Microprocessors; Testing; Timing; Trademarks;
Conference_Titel :
VLSI Test Symposium, 1998. Proceedings. 16th IEEE
Conference_Location :
Monterey, CA
Print_ISBN :
0-8186-8436-4
DOI :
10.1109/VTEST.1998.670878