DocumentCode :
2860202
Title :
Built-in self testing of sequential circuits using precomputed test sets
Author :
Iyengar, Vikram ; Chakrabarty, Krishnendu ; Murray, Brian T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Boston Univ., MA, USA
fYear :
1998
fDate :
26-30 Apr 1998
Firstpage :
418
Lastpage :
423
Abstract :
We present a new approach to built-in self-test of sequential circuits using precomputed test sets. Our approach is especially suited to circuits containing a large number of flip-flops but few primary inputs. Such circuits are often encountered as embedded cores and filters for digital signal processing, and are inherently difficult to test. We show that statistical encoding of test sets can be combined with low-cost pattern decoding for deterministic BIST. This approach exploits recent advances in sequential circuit ATPG and unlike other BIST schemes, does not require access to gate-level models of the circuit under test. Experimental results show that the proposed method provides higher fault coverage than pseudorandom testing with shorter test application time
Keywords :
VLSI; automatic testing; built-in self test; fault diagnosis; flip-flops; integrated circuit testing; logic testing; sequential circuits; ATPG; built-in self testing; deterministic BIST; digital signal processing; embedded cores; fault coverage; flip-flops; low-cost pattern decoding; precomputed test sets; sequential circuits; statistical encoding; test application time; Automatic testing; Built-in self-test; Circuit testing; Decoding; Digital filters; Digital signal processing; Encoding; Flip-flops; Sequential analysis; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1998. Proceedings. 16th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-8436-4
Type :
conf
DOI :
10.1109/VTEST.1998.670900
Filename :
670900
Link To Document :
بازگشت