DocumentCode :
2860400
Title :
A test pattern generation methodology for low power consumption
Author :
Corno, F. ; Prinetto, P. ; Rebaudengo, M. ; Reorda, M. Sonza
Author_Institution :
Dipt. di Autom. e Inf., Politecnico di Torino, Italy
fYear :
1998
fDate :
26-30 Apr 1998
Firstpage :
453
Lastpage :
457
Abstract :
This paper proposes an ATPG technique that reduces power dissipation during the test of sequential circuits. The proposed approach exploits some redundancy introduced during the test pattern generation phase and selects a subset of sequences able to reduce the consumed power without reducing the fault coverage. The method is composed of three independent steps: redundant test pattern generation, power consumption measurement, optimal test sequence selection. The experimental results gathered on the ISCAS benchmark circuits show that our approach decreases the power consumption by 70% on average with respect to the original test pattern, generated ignoring the heat dissipation problem
Keywords :
VLSI; automatic testing; fault diagnosis; integrated circuit testing; logic testing; redundancy; sequential circuits; ATPG technique; ISCAS benchmark circuits; fault coverage; optimal test sequence selection; power consumption; power consumption measurement; power dissipation; redundancy; redundant test pattern generation; sequential circuits; test pattern generation methodology; Automatic test pattern generation; Circuit faults; Circuit testing; Energy consumption; Power dissipation; Power measurement; Redundancy; Sequential analysis; Sequential circuits; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1998. Proceedings. 16th IEEE
Conference_Location :
Monterey, CA
ISSN :
1093-0167
Print_ISBN :
0-8186-8436-4
Type :
conf
DOI :
10.1109/VTEST.1998.670912
Filename :
670912
Link To Document :
بازگشت