Title :
A simple method for forming sub-30 nm gate patterns with modified I-line double patterning technique
Author :
Tzu-I Tsai ; Tien-Sheng Chao ; Horng-Chih Lin ; Yun-Jie Wei ; Tiao-Yuan Huang
Author_Institution :
Dept. of Electrophys., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
We present a simple modified double-patterning (DP) technique with I-line stepper to define 23 nm nano-scale structures and have successfully fabricated n-channel metal-oxide-semiconductor field-effect transistors (MOSFETs) with gate length down to 69 nm. With this approach, polycrystalline silicon (poly-Si) gate with line width down to 70 nm could be formed with good control, which far exceeds the resolution limit of conventional I-line lithography.
Keywords :
MOSFET; elemental semiconductors; lithography; silicon; MOSFET; Si; conventional I-line lithography; gate patterns; modified I-line double patterning technique; n-channel metal-oxide-semiconductor field-effect transistors; nanoscale structures; polycrystalline gate; size 23 nm; size 30 nm; size 69 nm; size 70 nm; Fabrication; Laboratories; Length measurement; Logic gates; MOSFETs; Nanoscale devices; Silicon compounds; MOSFETs; double pattern; photoresist ashing;
Conference_Titel :
Nanoelectronics Conference (INEC), 2011 IEEE 4th International
Conference_Location :
Tao-Yuan
Print_ISBN :
978-1-4577-0379-9
Electronic_ISBN :
2159-3523
DOI :
10.1109/INEC.2011.5991710