DocumentCode :
2863875
Title :
Application specific instruction-set processors (ASIP´s) for wireless communications: design, cost, and energy efficiency vs. flexibility
Author :
Meyr, Heinrich
Author_Institution :
Aachen Univ. of Technol., Germany
fYear :
2004
fDate :
16-18 Nov. 2004
Firstpage :
1
Lastpage :
2
Abstract :
Summary form only given. The next generation of wireless communication systems will be cognitive to efficiently use the available bandwidth. For a given criterion, these systems will adaptively select the transmission method, protocol and the services which are optimal at any given time. Sophisticated signal processing algorithms of ultra high complexity must be executed to perform this adaptation. To meet conflicting goals such as energy efficiency and flexibility together with cost, time-to-market and reusability constraints a radically different, truly innovative architectural approach is necessary for SoCs applied to wireless communications. These future SoCs can be viewed as heterogeneous multiprocessor systems (MP-SoC). They will contain an increasing number of application specific instruction-set processors (ASIPs) combined with complex memory hierarchies and on-chip communication networks (NoC). The success of the proposed MP-SoC is ultimately linked to the availability of an equally innovative system-level design (SLD) methodology together with the corresponding SLD tool suite. In this presentation, we address this innovative SLD design flow in the context of wireless communications. The focus of this presentation is primarily on one crucial aspect of this process: the spatial mapping of application tasks onto ASIPs.
Keywords :
application specific integrated circuits; instruction sets; integrated circuit design; multiprocessing systems; radio equipment; system-on-chip; ASIP design; MP-SoC; NoC; SLD tool suite; application specific instruction-set processors; application tasks spatial mapping; design flexibility; energy efficiency; heterogeneous multiprocessor systems; memory hierarchies; on-chip communication networks; reusability; signal processing algorithms; system bandwidth; system-level design; time-to-market; transmission method; transmission protocol; wireless communications; Application specific processors; Bandwidth; Costs; Energy efficiency; Network-on-a-chip; Protocols; Signal processing algorithms; Superluminescent diodes; Time to market; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2004. Proceedings. 2004 International Symposium on
Print_ISBN :
0-7803-8558-6
Type :
conf
DOI :
10.1109/ISSOC.2004.1411050
Filename :
1411050
Link To Document :
بازگشت