DocumentCode :
2866143
Title :
SoC-Mobinet: broadband transceiver design challenges
Author :
Dielacher, F.
fYear :
2004
fDate :
16-18 Nov. 2004
Firstpage :
93
Abstract :
Summary form only given. Decreasing feature size and increasing system complexity enables to map complex systems onto one die (SoC - system on chip) or into one package (SiP - system in package). This reduces development, production and packaging costs of the integrated circuit, increases integration density of the customer products by consuming less board space and optimizes the bill of material by reducing the number of external components. This paper looks at the design challenges posed by broadband transceiver design, including hardware/software reuse, validation and verification effort, and platform design, using the context of the SoC-Mobinet research project.
Keywords :
broadband networks; circuit complexity; hardware-software codesign; industrial property; integrated circuit design; integrated circuit packaging; mobile computing; system-on-chip; transceivers; IC development costs; IC packaging costs; IC production costs; SiP; SoC; SoC-Mobinet; bill of material; board space; broadband transceiver design; complex systems; customer products; design validation; design verification; external components; feature size; hardware/software reuse; integration density; platform design; system complexity; system in package; system on chip; Baseband; Costs; Educational institutions; GSM; Integrated circuit packaging; Integrated circuit technology; Production; Silicon; Space technology; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2004. Proceedings. 2004 International Symposium on
Print_ISBN :
0-7803-8558-6
Type :
conf
DOI :
10.1109/ISSOC.2004.1411157
Filename :
1411157
Link To Document :
بازگشت