DocumentCode :
2866179
Title :
Reusable XGFT interconnect IP for network-on-chip implementations
Author :
Kariniemi, Heikki ; Nurmi, Jan
Author_Institution :
Inst. of Digital & Comput. Syst., Tampere Univ. of Technol., Finland
fYear :
2004
fDate :
16-18 Nov. 2004
Firstpage :
95
Lastpage :
102
Abstract :
Platform-based design flows are coming into use in system-on-chip (SoC) circuit design. These design flows, which integrate different processors, large memory subsystems, reconfigurable logic blocks and reusable intellectual property (IP) blocks for various purposes into the same platform, use also reusable interconnect IP (IIP) blocks as communication infrastructures. This work presents a new layout scheme named Backbone layout where a new extended-generalized-fat-tree (XGFT) IIP can be used as a single large block. It is especially usable on such SoC circuits where IP blocks which communicate across the XGFT IIP are approximately of the same size. This paper presents also two different implementations of the XGFT HP and compares their performance. These two networks are also compared to a two-dimensional mesh which will be commonly used in network-on-chip (NOC) implementations. The results of the performance simulations and logic syntheses show that XGFTs are able to produce approximately the same performance as the mesh with considerably smaller area consumption. In addition, they show that XGFTs are more scalable for different performance requirements and different traffic patterns than meshes, and that the performance of the XGFTs and meshes can be improved by suitable placement of communicating blocks or software processes.
Keywords :
circuit CAD; industrial property; integrated circuit interconnections; integrated circuit layout; logic CAD; network routing; reconfigurable architectures; system-on-chip; 2D mesh performance; Backbone layout; IP block size; NOC; SoC; area consumption; communicating blocks; communication infrastructures; extended-generalized-fat-tree IIP; logic synthesis; memory subsystems; network-on-chip implementation; performance requirements; performance simulations; platform-based design flows; processors; reconfigurable logic blocks; reusable XGFT interconnect IP; reusable intellectual property blocks; reusable interconnect IP blocks; software processes; system-on-chip circuit design; traffic patterns; Circuit synthesis; Integrated circuit interconnections; Intellectual property; Network-on-a-chip; Reconfigurable logic; Software performance; Spine; System-on-a-chip; Telecommunication traffic; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
System-on-Chip, 2004. Proceedings. 2004 International Symposium on
Print_ISBN :
0-7803-8558-6
Type :
conf
DOI :
10.1109/ISSOC.2004.1411159
Filename :
1411159
Link To Document :
بازگشت