DocumentCode :
2866623
Title :
Improved Design and Analyse of Parallel Matrix Multiplication on Systolic Array Matrix
Author :
Dong, Feifei ; Zhang, Sihan ; Chen, Cheng
Author_Institution :
Sch. of Electr. Eng., Wuhan Univ., Wuhan, China
fYear :
2009
fDate :
11-13 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
The prevailing of computer and Internet has brought demands for powerful and high performance data processing ways. However, in such complicated and heavy burden environment, fewer methods can provide perfect solution. To handle this problem, parallel computing is proposed as a solution to the contradiction. This paper deals with the problem and demonstrates an improved algorithm for the traditional parallel matrix multiplication on systolic array, which is widely applied in the architecture of central processing unit (CPU). It also analyzes and proves merits of the improvement.
Keywords :
matrix multiplication; parallel processing; systolic arrays; Internet; central processing unit; data processing; parallel computing; parallel matrix multiplication; systolic array matrix; Central Processing Unit; Concurrent computing; Delay; High performance computing; Internet; Performance analysis; Pipelines; Power engineering computing; Software engineering; Systolic arrays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Software Engineering, 2009. CiSE 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4507-3
Electronic_ISBN :
978-1-4244-4507-3
Type :
conf
DOI :
10.1109/CISE.2009.5366384
Filename :
5366384
Link To Document :
بازگشت