DocumentCode :
2867049
Title :
Radix-16 Combined Division and Square Root Unit
Author :
Nannarelli, Alberto
Author_Institution :
Dept. Inf. & Math. Modelling, Tech. Univ. of Denmark, Lyngby, Denmark
fYear :
2011
fDate :
25-27 July 2011
Firstpage :
169
Lastpage :
176
Abstract :
Division and square root, based on the digit-recurrence algorithm, can be implemented in a combined unit. Several implementations of combined division/square root units have been presented mostly for radices 2 and 4. Here, we present a combined radix-16 unit obtained by overlapping two radix-4 result digit selection functions, as it is normally done for division only units. The latency of the unit is reduced by retiming and low power methods are applied as well. The proposed unit is compared to a radix-4 combined division/square root unit, and to a radix-16 unit, obtained by cascading two radix-4 stages, which is similar to the one implemented in a state-of-the-art processor.
Keywords :
floating point arithmetic; low-power electronics; microprocessor chips; digit recurrence algorithm; digit selection functions; division-square root units; low power methods; radix-16; state-of-the-art processor; Adders; Computer architecture; Convergence; Gold; Hardware; Multiplexing; Registers; Floating-point; digit-recurrence; division; square root;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic (ARITH), 2011 20th IEEE Symposium on
Conference_Location :
Tubingen
ISSN :
1063-6889
Print_ISBN :
978-1-4244-9457-6
Type :
conf
DOI :
10.1109/ARITH.2011.30
Filename :
5992122
Link To Document :
بازگشت