Title :
Efficient modeling of metal fill parasitic capacitance in on-chip transmission lines
Author :
Shilimkar, Vikas S. ; Gaskill, Steven G. ; Weisshaar, Andreas
Author_Institution :
School of Electrical Engineering and Computer Science, Oregon State University, Corvallis, 97331, USA
Abstract :
We present a general modeling methodology for metal fill parasitic capacitance in on-chip transmission lines. Our approach is based on reducing the problem complexity in all three dimensions. Typical speed-up is 16 fold. The maximum error in self and mutual capacitance is < 6 % and < 10 %, respectively over a wide range of parameters. The agreement with measurements is within 2.1 %. We predict the slow-wave factor of transmission line designs with < 1.2 % error and Q degradation with < 4 % error.
Keywords :
Accuracy; Capacitance; Metals; Power transmission lines; Solid modeling; System-on-a-chip; Transmission line measurements; capacitance modeling; eddy-current loss; metal fill; on-chip transmission line;
Conference_Titel :
Microwave Symposium Digest (MTT), 2012 IEEE MTT-S International
Conference_Location :
Montreal, QC, Canada
Print_ISBN :
978-1-4673-1085-7
Electronic_ISBN :
0149-645X
DOI :
10.1109/MWSYM.2012.6259749