Author :
Barth, John ; Reohr, William ; Parries, Paul ; Fredeman, Greg ; Golz, John ; Schuster, Stanley ; Matick, Richard ; Hunter, Hillery ; Tanner, C. ; Harig, Joseph ; Kim, Hoki ; Khan, Babar ; Griesemer, John ; Havreluk, Robert ; Yanagisawa, Kenji ; Kirihata,
Abstract :
A prototype SOI embedded DRAM macro is developed for high-performance microprocessors and introduces performance-enhancing 3T micro sense amplifier architecture (muSA). The macro was characterized via a test chip fabricated in a 65nm SOI deep-trench DRAM process. Measurements confirm 1.5ns random access time with a 1V supply at 85deg and low voltage operation with a 600mV supply.
Keywords :
DRAM chips; amplifiers; low-power electronics; microprocessor chips; silicon-on-insulator; 1 V; 1.5 ns; 500 MHz; 600 mV; 65 nm; SOI deep-trench DRAM process; SOI embedded DRAM; high-performance microprocessors; low voltage operation; microsense amplifier; Application specific integrated circuits; Degradation; Feedback; Logic; MOS devices; Microprocessors; Random access memory; Silicon on insulator technology; Timing; Writing;