DocumentCode :
2872336
Title :
An Efficient Network-on-Chip Architecture Based on the Fat-Tree (FT) Topology
Author :
Bouhraoua, A. ; Elrabaa, M.E.
Author_Institution :
Dept. of Comput. Eng., King Fahd Univ. of Pet. & Miner., Dhahran
fYear :
2006
fDate :
16-19 Dec. 2006
Firstpage :
28
Lastpage :
31
Abstract :
A novel approach for an efficient network-on-chip using a modified Fat Tree is presented. Contention is eliminated and latency is reduced through an improved topology and router architecture. The adopted topology increases performance without a substantial increase in the routing cost. This is achieved by using an improved buffer-less, paremeterizable router architecture. The proposed router architecture is simple to implement yet can achieve the required packet collision avoidance. Simulation results that show the level of performance achieved by both the topology and the router architecture are presented. A throughput of more than 90% is achieved way above the 40-50% usually seen in other networks on chips.
Keywords :
integrated circuit interconnections; network routing; network topology; network-on-chip; ASIC; fat-tree topology; interconnection networks; network-on-chip architecture; router architecture; systems-on-chip; Bandwidth; Delay; Joining processes; Multiprocessor interconnection networks; Network topology; Network-on-a-chip; Routing; System-on-a-chip; Throughput; Wiring; ASICs; Interconnection Networks; Networks-On-Chip; Systems-on-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
Type :
conf
DOI :
10.1109/ICM.2006.373259
Filename :
4243640
Link To Document :
بازگشت