Title :
An Optimal Structure for Implementation of Digital Filters
Author :
Rahmanian, S. ; Rahmani, E. ; Avanaki, A. Nasiri ; Fakhraie, S. Mehdi
Author_Institution :
Sch. of ECE, Univ. of Tehran, Tehran
Abstract :
In this paper, different structures for an elliptic filter with fixed point arithmetic are implemented and compared. The filter must be quantized for hardware implementation. This quantization is done in two steps. First the coefficients of filter are quantized and then the accuracy of internal nodes are limited. According to the simulation results, lattice and DF2- parallel structures have minimal sensitivity to coefficient quantization. Also, the area (gate count) that each of the structures occupy on the chip are computed. We show that overall, the DFl-parallel structure is the optimal structure for hardware implementation that requires minimal chip area at a reasonable precision.
Keywords :
digital filters; elliptic filters; fixed point arithmetic; DF1-parallel structure; DF2-parallel structures; coefficient quantization; digital filters; elliptic filter; fixed point arithmetic; hardware implementation; lattice structures; Attenuation; Chebyshev approximation; Computational modeling; Digital filters; Finite impulse response filter; Frequency; Hardware; IIR filters; Low pass filters; Quantization; bit-true modeling digital filter implementation; round-off noise;
Conference_Titel :
Microelectronics, 2006. ICM '06. International Conference on
Conference_Location :
Dhahran
Print_ISBN :
1-4244-0764-8
Electronic_ISBN :
1-4244-0765-6
DOI :
10.1109/ICM.2006.373275