Title :
Effect of Gate-S/D Underlap, Asymmetric and Independent Gate Features in the Minimization of Short Channel Effects in Nanoscale DGMOSFET
Author :
Vaddi, Ramesh ; Dasgupta, S. ; Agarwal, R.P.
Author_Institution :
ECE Dept., Indian Inst. of Technol. Roorkee, Roorkee, India
Abstract :
Asymmetric and independent gate features of DGMOSFETs are explored recently for nano scale applications. This paper investigates minimization of short channel effects based on the independent gate, gate-S/D under lap and asymmetric (in front and back gate oxide thickness, gate work functions and gate bias) features of DGMOSFETs. Novel analytical models for threshold voltage, threshold voltage roll-off and DIBL effects of an under lap DGMOSFET with asymmetric, independent gate features are proposed and validated with numerical simulation results. Overall, results show that gate under lap feature and asymmetry brought in DGMOSFET by proper tuning of back gate bias, back gate oxide thickness and gate work function materials add more flexibility for tuning of DGMOSFET device threshold voltage and minimizing SCEs which are not available in tied gate symmetric DGMOSFETs.
Keywords :
MOSFET; numerical analysis; DIBL effects; SCE; back gate bias tuning; back gate oxide thickness; gate S-D underlap effect; gate symmetric DGMOSFET; gate work function materials; nanoscale DGMOSFET; numerical simulation; short channel effects; Analytical models; Electric potential; Equations; Logic gates; Mathematical model; Numerical models; Threshold voltage; Asymmetric double gate MOSFET; DIBL effects; analytical threshold voltage model; double gate MOSFET; independent double gate (4T); thresholdvoltageroll-off; tied double gate (3T); underlap;
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
DOI :
10.1109/ISVLSI.2011.22