DocumentCode :
2874189
Title :
A Prefix Based Reconfigurable Adder
Author :
Chetan Kumar, V. ; Sai Phaneendra, P. ; Ahmed, S. Ershad ; Veeramachaneni, Sreehari ; Muthukrishnan, N. Moorthy ; Srinivas, M.B.
Author_Institution :
Birla Inst. of Technol. & Sci., Hyderabad, India
fYear :
2011
fDate :
4-6 July 2011
Firstpage :
349
Lastpage :
350
Abstract :
This paper presents a prefix-based reconfigurable adder. The coarse grained reconfigurable adder uses 8-bit carry generation block as a single unit. Eight such units along with the controlled-carry combination logic (prefix based), are used to form a 64-bit adder. The adder can perform one 64-bit addition, two 32-bit, four 16-bit, and eight 8-bit additions. The adder structure is modified resulting in low fan-out. Simulation results indicate that with a marginal increase in delay, the proposed prefix based reconfigurable adder results in up to 27% power delay product reduction when compared to existing design.
Keywords :
adders; controlled-carry combination logic; prefix based reconfigurable adder; word length 16 bit; word length 32 bit; word length 64 bit; word length 8 bit; Adders; Computer architecture; Delay; Design methodology; Media; Very large scale integration; media adder; prefix adder; reconfigurable adder;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI (ISVLSI), 2011 IEEE Computer Society Annual Symposium on
Conference_Location :
Chennai
ISSN :
2159-3469
Print_ISBN :
978-1-4577-0803-9
Electronic_ISBN :
2159-3469
Type :
conf
DOI :
10.1109/ISVLSI.2011.69
Filename :
5992540
Link To Document :
بازگشت