DocumentCode :
2875440
Title :
Consumption of a SDRAM memory cell module by using Vamspicedesigner, a design tool based on VHDL-AMS and SPICE
Author :
Jemmali, Sabeur ; Charlot, Jean-jacques ; Rabhi, Abdelbaki
Author_Institution :
Ecole Nat. Superieure des Telecommun., Paris, France
Volume :
2
fYear :
2003
fDate :
10-12 Dec. 2003
Firstpage :
754
Abstract :
This paper presents an application concerning the SDRAM memory using Vamspicedesigner 1. Vamspicedesigner, is a tool created by the ET ENST Paris for aiding the design of multi-technological systems. For that, it uses free tools a schematic ElectricTM, a compiler VHDL-AMS SPICE named Vamspice and SPICE OPUS as a simulator. A block box and or a component drawn by the schematic is associated to VHDL-AMS model or SPICE netlist. The hierarchical property of the schematic allows us to construct a macro-component box and makes it possible to navigate between various system levels (top-down and bottom-up).
Keywords :
DRAM chips; SPICE; SRAM chips; hardware description languages; SDRAM memory cell module; SPICE; VHDL; Vamspicedesigner; hardware description language; macro component box; multitechnological systems; simulation program with integrated circuit emphasis; static dynamic RAM; Circuit simulation; Circuit testing; Design automation; Design engineering; Design methodology; Educational institutions; Navigation; SDRAM; SPICE; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Industrial Technology, 2003 IEEE International Conference on
Print_ISBN :
0-7803-7852-0
Type :
conf
DOI :
10.1109/ICIT.2003.1290751
Filename :
1290751
Link To Document :
بازگشت