DocumentCode :
2876132
Title :
Architecting Hard Crossbars on FPGAs and Increasing their Area Efficiency with Shadow Clusters
Author :
Jamieson, Peter ; Rose, Jonathan
Author_Institution :
Univ. of Toronto, Toronto
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
57
Lastpage :
64
Abstract :
We explore the architecture of on-chip hard crossbars in FPGAs and show that the area efficiency of such FPGAs can be improved when combined with shadow clusters (which are soft-logic LUT-based clusters that are architected to sit "behind" the multiplier), as an exemplar of an application circuit that appears less commonly in the designs targeting FPGAs. The metric that we seek to improve is the "frequency" that the need for hard crossbars must appear in the FPGA\´s target application suite for the inclusion of the hard crossbar to appear to be area-neutral. For example, we show that this break-even point for a hard 32 full-way crossbar changes from 32% of benchmarks needing to require crossbars to 9% for FPGAs with shadow clusters.
Keywords :
field programmable gate arrays; FPGA; hard crossbars; shadow clusters; Application specific integrated circuits; Computer architecture; Fabrics; Field programmable gate arrays; Frequency; Logic circuits; Power generation economics; Routing; Strontium; Terminology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2007. ICFPT 2007. International Conference on
Conference_Location :
Kitakyushu
Print_ISBN :
978-1-4244-1472-7
Electronic_ISBN :
978-1-4244-1472-7
Type :
conf
DOI :
10.1109/FPT.2007.4439232
Filename :
4439232
Link To Document :
بازگشت