DocumentCode :
2876338
Title :
Bitstream Decompression for High Speed FPGA Configuration from Slow Memories
Author :
Koch, Dirk ; Beckhoff, Christian ; Teich, Juirgen
Author_Institution :
Univ. of Erlangen-Nuremberg, Erlangen
fYear :
2007
fDate :
12-14 Dec. 2007
Firstpage :
161
Lastpage :
168
Abstract :
In this paper, we present hardware decompression accelerators for bridging the gap between high speed FPGA configuration interfaces and slow configuration memories. We discuss different compression algorithms suitable for a decompression on FPGAs as well as on CPLDs with respect to the achievable compression ratio, throughput, and hardware overhead. This leads to various decompressor implementations with one capable to decompress at high data rates of up to 400 megabytes per second while only requiring slightly more than a hundred look-up tables. Furthermore, we present a sophisticated configuration bitstream benchmark.
Keywords :
field programmable gate arrays; table lookup; bitstream decompression accelerator; field programmable gate array; high speed FPGA configuration; look-up table; slow memory; Acceleration; Algorithm design and analysis; Compression algorithms; Computer science; Costs; Field programmable gate arrays; Hardware; Silicon; Throughput; Video sharing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field-Programmable Technology, 2007. ICFPT 2007. International Conference on
Conference_Location :
Kitakyushu
Print_ISBN :
978-1-4244-1472-7
Electronic_ISBN :
978-1-4244-1472-7
Type :
conf
DOI :
10.1109/FPT.2007.4439245
Filename :
4439245
Link To Document :
بازگشت