DocumentCode :
287636
Title :
Reconfigurable buses with shift switching-architectures and applications
Author :
Lin, R. ; Olariu, S.
Author_Institution :
Dept. of Comput. Sci., State Univ. of New York, Geneseo, NY, USA
fYear :
1993
fDate :
23-26 Mar 1993
Firstpage :
23
Lastpage :
29
Abstract :
The authors introduce shift switching as a promising new technique for the design of several processor array architectures. The proposed technique can considerably improve the performance of reconfigurable bus systems. The purpose is to show that a reconfigurable bus system equipped with the shift switching capability can significantly reduce the cost to run a number of fundamental parallel algorithms. The examples include sorting, list ranking, and arbitrary array sum
Keywords :
parallel algorithms; parallel architectures; performance evaluation; reconfigurable architectures; arbitrary array sum; list ranking; parallel algorithms; performance; processor array architectures; reconfigurable buses; shift switching; sorting; Application software; Automata; Broadcasting; Computer architecture; Computer science; Concurrent computing; Process design; Sorting; Sun; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computers and Communications, 1993., Twelfth Annual International Phoenix Conference on
Conference_Location :
Tempe, AZ
Print_ISBN :
0-7803-0922-7
Type :
conf
DOI :
10.1109/PCCC.1993.344489
Filename :
344489
Link To Document :
بازگشت