DocumentCode :
2876460
Title :
Efficient Design of Digital up Converter for WCDMA in FPGA Using System Generator
Author :
Lin Fei-yu ; Qiao Wei-ming ; Jiao Xi-xiang ; Jing Lan ; Ma Yun-hai
Author_Institution :
Inst. of Modern Phys., Chinese Acad. of Sci., Lanzhou, China
fYear :
2009
fDate :
19-20 Dec. 2009
Firstpage :
1
Lastpage :
4
Abstract :
In this paper, we propose the design and implementation of the digital up converter (DUC) on xilinx FPGA for WCDMA. To shorten the design cycle and increase the design productivity, a powerful system design tool, Xilinx System Generator, is adopted. Submodules of the DUC, such as the RRC filter and the half-band filters, are designed using MATLAB FDATool and Xilinx FIR Compiler. The DDS submodule is produced by Xilinx DDS Compiler. Using Vitex-5 DSP48E slices, the complex multiplier operation frequency reaches 368.64 MHz.The DUC needs to be pulse shaped and up sampled the baseband signal by a factor of 16 to 61.44 MHz to meet the WCDMA specifications. Finally, we have implemented the DUC design on Xilinx XC5VSX50T FPGA device.
Keywords :
analogue-digital conversion; code division multiple access; digital-analogue conversion; field programmable gate arrays; filters; modulators; Matlab FDATool; RRC filter; WCDMA; Xilinx FIR compiler; Xilinx XC5VSX50T FPGA; Xilinx system generator; digital up converter; half band filter; Baseband; Downlink; Field programmable gate arrays; Finite impulse response filter; Frequency conversion; Interpolation; MATLAB; Multiaccess communication; Pulse shaping methods; Radio transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Engineering and Computer Science, 2009. ICIECS 2009. International Conference on
Conference_Location :
Wuhan
Print_ISBN :
978-1-4244-4994-1
Type :
conf
DOI :
10.1109/ICIECS.2009.5366979
Filename :
5366979
Link To Document :
بازگشت