Abstract :
To apply an Au-stud bumping, which has the merit of being a supportable fine pad/bump pitch comparable to that of conventional wire-bonding, in the high-reliable, low-cost flip-chip packaging of high-speed DRAMs with a central dual-inline chip pad configuration, a new design method of the flip-chip package substrate was developed. In the method, a narrow, through-center plating line was formed between dual-in-line bump pads, all of which were connected to the central plating line. After thick electroplating of the bump pads for the reliable joint formation between an Au-stud bump and a package substrate, the central plating line was etched out. The Au-stud flip-chip substrate design method was applied to a 512 Mb GDDR4 DRAM, together with the PCB interconnect design to obtain balanced parasitics and improved power delivery, and the resulting 2-layer flip-chip package, showed improved performance, especially, at low supply voltage over the conventional 2-layer BOC package for the device.
Keywords :
DRAM chips; electroplating; flip-chip devices; lead bonding; printed circuits; DRAM flip-chip interconnection; PCB interconnect design; bump pads electroplating; central plating line; etch-back process; line chip pad configuration; substrate design; through-center plating line; wire-bonding; Bonding; Costs; Delay; Design methodology; Etching; Graphics; Load flow; Packaging; Random access memory; Tin;