DocumentCode :
2877866
Title :
Reducing of soft error effects on a MIPS-based dual-core processor
Author :
Didehban, Moslem ; Khoshbakht, Saman ; Zarandi, Hamid R. ; Pourmozaffari, Saadat
Author_Institution :
Dept. of Comput. Eng. & Inf. Technol., Amirkabir Univ. of Technol., Tehran, Iran
fYear :
2010
fDate :
23-24 Sept. 2010
Firstpage :
151
Lastpage :
152
Abstract :
In this paper, a simulation-based fault injection analysis of a MIPS-based dual-core processor is presented, an approach is proposed to improve the reliability of most vulnerable parts of the processor components and then the improvement is evaluated. In the first series of experiments, a total of 9100 transient faults were injected in 114 different fault sites of the processor. These experiments demonstrate that the Message Passing Interface, the Arbiter and the Program Counters are the most vulnerable parts of the processor. Thus, these parts were selected as targets for the improvement. The fault tolerance method used for improving the Arbiter is based on using the Triple Modular Redundancy. As for the Message Passing Interface and the Program Counters the single bit error correction Hamming code is used. The experimental results show 11.8% improvement in error recovery and 15.1% reduction of failure rate at the cost of 1.01% area overhead.
Keywords :
message passing; multiprocessing systems; MIPS based dual core processor; message passing interface; processor components; program counters; simulation based fault injection analysis; soft error effects; triple modular redundancy; Analytical models; Fault tolerance; Fault tolerant systems; Message passing; Radiation detectors; Transient analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Architecture and Digital Systems (CADS), 2010 15th CSI International Symposium on
Conference_Location :
Tehran
Print_ISBN :
978-1-4244-6267-4
Type :
conf
DOI :
10.1109/CADS.2010.5623597
Filename :
5623597
Link To Document :
بازگشت