DocumentCode :
287800
Title :
Parallel programming on the Convex MPP
Author :
Astfalk, Greg
Author_Institution :
CONVEX Comput. Corp., Richardson, TX, USA
Volume :
1
fYear :
1994
fDate :
13-16 Sep 1994
Abstract :
The future evolution of high performance computing hardware will be largely pointed towards massively parallel processors (MPP). There is a general agreement in the industry that these MPPs will be constructed from commodity RISC processors and that they will be in the MIMD class. The larger, and still open, issues are centered on the transition from our current software, algorithms, and programming states to those that are appropriate for MPPs. This transition has, to date, been demonstrated as being non-trivial. There exist certain technologically achievable things in MPP hardware and software that will aid in making the transition, not necessarily trivial but certainly, easier. This paper looks at the interaction of MPP hardware with programming and algorithm selection. Our particular vehicle is the Convex MPP
Keywords :
optimising compilers; parallel machines; parallel programming; parallelising compilers; reduced instruction set computing; software portability; Convex MPP; MIMD; RISC processors; high performance computing hardware; massively parallel processors; parallel programming; Computer architecture; Hardware; High performance computing; Humans; Parallel programming; Read only memory; Reduced instruction set computing; Software algorithms; Supercomputers; Workstations;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
OCEANS '94. 'Oceans Engineering for Today's Technology and Tomorrow's Preservation.' Proceedings
Conference_Location :
Brest
Print_ISBN :
0-7803-2056-5
Type :
conf
DOI :
10.1109/OCEANS.1994.363934
Filename :
363934
Link To Document :
بازگشت