DocumentCode :
2878435
Title :
Associative memory designs for VLSI implementation
Author :
Parhami, Behrooz
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Santa Barbara, CA, USA
fYear :
1990
fDate :
7-9 Mar 1990
Firstpage :
359
Lastpage :
366
Abstract :
The author proposes systolic architectures for associative memories, resulting in systems whose performance parameters are realistically independent of size for long sequences of operations with proper optimization of instruction sequencing. The designs are based on well-known principles of pipelining and systolic operation using a collection of small building-block associative memories. Several alternative organizations, from a simple linear array to higher dimensional meshes and trees, are examined and evaluated with respect to cost and performance. The proposed architectures should lead to practical VLSI realizations of large associative memories, which would be impossible to implement under the `operand-broadcasting´ and `reduction-by-wired-logic´ paradigms
Keywords :
VLSI; content-addressable storage; parallel architectures; VLSI implementation; associative memory design; instruction sequencing; performance parameters; pipelining; systolic architectures; Algorithm design and analysis; Associative memory; Broadcasting; Cams; Costs; Hardware; Parallel processing; Pipeline processing; Predictive models; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Databases, Parallel Architectures and Their Applications,. PARBASE-90, International Conference on
Conference_Location :
Miami Beach, FL
Print_ISBN :
0-8186-2035-8
Type :
conf
DOI :
10.1109/PARBSE.1990.77161
Filename :
77161
Link To Document :
بازگشت