Title :
Challenges in Temperature Cycling Test for Electronic Packages Containing Low-K/Cu Silicon
Author :
Lee, Chu-Chung ; Tran, Tu Anh ; Yuan, Yuan ; Siong, Chin-Teck ; Lau, T.B.
fDate :
May 29 2007-June 1 2007
Abstract :
The cavity-down thermally enhanced tape ball grid array (TBGA) package has generally challenged the assembly industry on passing package qualification requirement especially temperature cycling requirement when assembling low-k/Cu wafers. A mechanical stress simulation was conducted in order to assess the stress distribution in the low-k region of the silicon in the TBGA configuration. The simulation analysis indicated that the existing TBGA package applies a tensile stress on the top portion of die edge region where the inter-layer dielectric (ILD) stacks are located when the package is subjected to temperature cycling tests. A series of experiments was designed to validate the prediction of the mechanical simulation model. The knowledge of the stress distribution in the TBGA system enabled us to obtain an optimal solution for the combination of low-k dies and TBGA package to pass industrial-level qualification.
Keywords :
assembling; ball grid arrays; copper; silicon; stress analysis; tensile strength; tensile testing; Cu; ILD stacks; Si; TBGA; assembly industry; cavity-down thermally enhanced tape ball grid array package; die edge region; electronic packages; inter-layer dielectric stacks; low-k wafer; mechanical stress simulation; temperature cycling test; tensile stress; Assembly; Electronic equipment testing; Electronic packaging thermal management; Electronics packaging; Predictive models; Qualifications; Silicon; Temperature; Tensile stress; Thermal stresses;
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2007.373944