Title :
High Density PoP (Package-on-Package) and Package Stacking Development
Author :
Dreiza, Moody ; Yoshida, Akito ; Ishibashi, Kazuo ; Maeda, Tadashi
Author_Institution :
Amkor Technol. Inc., Chandler
fDate :
May 29 2007-June 1 2007
Abstract :
This paper presents information concerning high density package-on-package (PoP) development which utilizes 0.5 mm top land pitch with solder on pad (SOP). Depending on system configuration and end application PoP has inherent advantages over other packaging configurations (such as MCP or SCSP). The advantages offered by PoP in terms of memory flexibility and easy testing compared to ASIC+memory die stacking have been well documented in previous papers by Yoshida et al.. Thus, PoP has seen rapid adoption in consumer handheld electronics including the cellular and MP3 sectors to name a few. The demands of increased functionality coupled with footprint constraints naturally means that finer pitches need to be introduced into all packaging technologies. While this introduces its own set of challenges for traditional chip-scale-packages (CSPs) the situation becomes critical in the PoP structure since finer pitches translate into less standoff between the packages. It was for this reason that the investigation of SOP covered in this paper was deemed to be necessary. The paper covers a description of the test vehicle, commercial board assembly process and board assembly materials investigated. The resulting stacking yields and board level reliability (BLR) results are discussed in detail. These results show that package stacking yields are very much a factor of the materials selected for top package dipping as well as overall PoP package design. Overall stacking and BLR results conformed to high volume yield expectations.
Keywords :
ball grid arrays; printed circuit manufacture; reliability; solders; BLR; PoP; SOP; board level reliability; commercial board assembly process; consumer handheld electronics; memory flexibility; package stacking development; package-on-package; solder on pad; test vehicle; top land pitch; top package dipping; Assembly; Costs; Electronics packaging; Logic devices; Memory architecture; Production facilities; Semiconductor device packaging; Stacking; Telephone sets; Testing;
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2007.373977