Title :
Multi-layer Copper-Dielectric Adhesion Challenges of 5-12 micron Lines/Spaces for Next Generation SOP (System-on-Package) / Microprocessor Package Substrates
Author :
Wiedenman, Boyd ; Sundaram, Venky ; Liu, Fuhan ; Krishnan, Ganesh ; Roberts, Hugh ; Brooks, Patrick ; Johal, Kuldip ; Iyer, Mahadevan ; Tummala, Rao R.
Author_Institution :
Georgia Inst. of Technol., Atlanta
fDate :
May 29 2007-June 1 2007
Abstract :
System-on-package (SOP) is a highly integrated systems packaging technology for convergent computing, communication, consumer, and bio-electronic functions in a single package or module. SOP aims to miniaturize systems by the integration of system-level components at microscale in the short term and nanoscale in the future. A key challenge for active and passive component integration is the demand for additional fine pitch wiring in the substrate for interconnecting these thin film embedded components. This adds to the already escalating need for high wiring density substrates driven by transistor density on the IC (Moore´s Law). This paper addresses a critical process technology for SOP/microprocessor ultra-high density organic build-up substrates, namely, surface treatment of copper and dielectric in multilayer wiring. This process is critical for the challenges of processing and maintaining signal integrity at lines and spaces below 12 mum. A complete description of fine line and space fabrication and a novel copper adhesion process and its operating parameters are presented. We demonstrate this process with superior bonding strength through accelerated reliability testing. Results are shown not only state-of-the-art build-up films but also for high-performance substrates and prepregs in comparison to more traditional copper roughening treatment methods.
Keywords :
adhesion; copper; integrated circuit packaging; system-on-chip; thin film devices; SOP; copper-dielectric adhesion; microprocessor package substrates; passive component integration; system-on-package; thin film embedded components; Adhesives; Copper; Dielectric substrates; Dielectric thin films; Microprocessors; Moore´s Law; Packaging; Space technology; Surface treatment; Wiring;
Conference_Titel :
Electronic Components and Technology Conference, 2007. ECTC '07. Proceedings. 57th
Conference_Location :
Reno, NV
Print_ISBN :
1-4244-0985-3
Electronic_ISBN :
0569-5503
DOI :
10.1109/ECTC.2007.373983