Title :
A novel process-variation insensitive network for on-chip impedance matching
Author :
Chen, Feng ; Weber, Robert J.
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA, USA
Abstract :
Impedance matching networks are used widely in RF circuit design for many purposes such as maximum power transfer or optimal noise match. Passive impedance matching networks involving capacitors and inductors are often employed, but they are subject to process variation. The paper presents a process-variation insensitive network with matched passive components that has a low sensitivity to process variation. This network,, when applied in impedance matching, can lead to a reliable network with high immunity to process variation. The improvement on immunity as compared to a conventional passive network is revealed in Monte Carlo simulation. This approach can be extended to broadband impedance matching by cascading the proposed network.
Keywords :
impedance matching; integrated circuit design; nonlinear network synthesis; passive networks; radiofrequency integrated circuits; RF circuit design; broadband impedance matching; matched passive components; maximum power transfer; on-chip impedance matching; optimal noise match; passive impedance matching networks; process-variation insensitive network; Capacitors; Circuit noise; Circuit synthesis; Impedance matching; Inductors; Narrowband; Network-on-a-chip; Radio frequency; Sensitivity analysis; Shunt (electrical);
Conference_Titel :
Communications and Information Technology, 2004. ISCIT 2004. IEEE International Symposium on
Print_ISBN :
0-7803-8593-4
DOI :
10.1109/ISCIT.2004.1412446