Title :
A novel implementation technique for area and power optimized digital equalizers
Author :
Qin, Shuangshuang ; Li, Zhancai ; Wang, Qin
Author_Institution :
Dept. of Comput. Sci., Beijing Univ. of Sci. & Technol., China
Abstract :
Digital equalizers which are used for intersymbol interference cancellation include large numbers of multiply-accumulate. These multiply-accumulate components have great influence on both area and power consumption of digital equalizers. This paper discusses the trade-off between area and power dissipation during circuit design from the point of view of optimizing multiply-accumulate components and architecture of digital equalizers, and introduces a novel 6-input multiply-accumulate structure for digital equalizers. This structure has been practically applied in a 16 TAP equalizer, which is a part of an ASIC chip (J-circuit for short in the following ) and works well.
Keywords :
digital circuits; equalisers; interference suppression; intersymbol interference; multiplying circuits; network synthesis; ASIC chip; circuit design; digital equalizers; implementation technique; intersymbol interference cancellation; multiply-accumulate components; power consumption; power dissipation; power optimized digital equalizers; Circuits; Energy consumption; Equalizers; Filters; HDTV; Interference cancellation; Least squares approximation; Output feedback; Power dissipation; Signal processing algorithms;
Conference_Titel :
Communications and Information Technology, 2005. ISCIT 2005. IEEE International Symposium on
Print_ISBN :
0-7803-9538-7
DOI :
10.1109/ISCIT.2005.1567082