Title :
Mapping VHDL descriptions of digital systems to FPGAs
Author :
Dimond, Keith ; Pang, Kam
Author_Institution :
Electron. Eng. Labs., Kent Univ., Canterbury, UK
Abstract :
FPGAs provide a ready means of realising medium to large digital systems in a cost effective manner. As the complexity of these components increases there is a need to provide suitable high-level tools. All vendors offer suites of design tools for their products: these could be interfaces to standard schematic capture packages so that netlists can be provided. These netlists are then processed by the device-specific layout and interconnect tools to produce the final design. Tn addition to this route, some vendors offer editors which enable individual cells to be personalized, The trend in system design is to use high-level descriptions as much as possible, so that designs are to a large extent self-documenting. When high-level hardware description languages are employed then there are tools available which map or compile the design to the target hardware. These tools are in their infancy and hence they tend to deal only with subsets of the languages. The tools which this paper describes are concerned with automating the migration of a design created in VHDL to programmable logic
Keywords :
circuit layout CAD; field programmable gate arrays; hardware description languages; high level synthesis; FPGAs; VHDL descriptions; device-specific layout tools; hardware description languages; high-level descriptions; high-level tools; netlists; programmable logic; schematic capture packages;
Conference_Titel :
Software Support and CAD Techniques for FPGAs, IEE Colloquium on
Conference_Location :
London