Title :
High reliability sensing circuit for deep submicron spin transfer torque magnetic random access memory
Author :
Wang Kang ; Weisheng Zhao ; Klein, Jacques-Olivier ; Youguang Zhang ; Chappert, Claude ; Ravelosona, Dafine
Author_Institution :
IEF, Univ. Paris-Sud, Orsay, France
fDate :
September 26 2013
Abstract :
A high reliability offset-tolerant sensing circuit is presented for deep submicron spin transfer torque magnetic tunnel junction (STT-MTJ) memory. This circuit, using a triple-stage sensing operation, is able to tolerate the increased process variations as technology scales down to the deep submicron nodes, thus improving significantly the sensing margin. Meanwhile, it clamps the bit-line voltage to a predefined small bias voltage to avoid any read disturbance during the sensing operations. By using the STMicroelectronics CMOS 40 nm design kit and a precise STT-MTJ compact model, Monte Carlo simulations have been carried out to evaluate its sensing performance.
Keywords :
CMOS memory circuits; Monte Carlo methods; magnetic tunnelling; random-access storage; semiconductor device reliability; Monte Carlo simulations; STMicroelectronics CMOS design kit; STT-MTJ compact model; bit-line voltage; deep submicron nodes; deep submicron spin transfer torque magnetic random access memory; high reliability sensing circuit; predefined small bias voltage; triple-stage sensing operation;
Journal_Title :
Electronics Letters
DOI :
10.1049/el.2013.2319