DocumentCode :
2886603
Title :
Extracting hierarchical description for VLSI circuits
Author :
Hudli, Anand V. ; Hudli, Raghu V.
Author_Institution :
Dept. of Comput. & Inf. Sci., Indiana-Purdue Univ., Indianapolis, IN, USA
fYear :
1991
fDate :
16-17 Jun 1991
Firstpage :
680
Abstract :
Hierarchical modeling of VLSI circuits is important for many applications, viz. simulation, test generation, verification, etc. But unfortunately, the hierarchical knowledge associated with the circuit that the designer used, is lost or is not available at the time of test generation, simulation, and verification. The circuit is just viewed as an interconnection of gates and flip-flops. The circuit knowledge becomes unwieldy, and results in exponential search space for problems like test generation. This paper presents a simple scheme for extracting hierarchical descriptions for sequential circuits. The authors show an application to test generation. They model circuits using temporal logic
Keywords :
VLSI; integrated circuit testing; integrated logic circuits; logic testing; sequential circuits; temporal logic; VLSI circuits; hierarchical description; sequential circuits; simulation; temporal logic; test generation; verification; Application software; Circuit simulation; Circuit testing; Computational modeling; Data mining; Flip-flops; Information science; Logic circuits; Logic testing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
Conference_Location :
Shenzhen
Type :
conf
DOI :
10.1109/CICCAS.1991.184449
Filename :
184449
Link To Document :
بازگشت