DocumentCode :
2887265
Title :
A 0.15 /spl mu/m NAND flash technology with 0.11 /spl mu/m/sup 2/ cell size for 1 Gbit flash memory
Author :
Jung-Dal Choi ; Joon-Hee Lee ; Won-Hong Lee ; Kwang-Shik Shin ; Yong-Sik Yim ; Jae-Duk Lee ; Yoo-Cheol Shin ; Sung-Nam Chang ; Kyu-Charn Park ; Jong-Woo Park ; Chang-Gyu Hwang
Author_Institution :
Semicond. R&D Center, Samsung Electron. Co. Ltd., Kyungki, South Korea
fYear :
2000
fDate :
10-13 Dec. 2000
Firstpage :
767
Lastpage :
770
Abstract :
A new 1 Gb NAND flash technology with high-aspect-ratio floating gate, tungsten bit line and poly-Si source line has been developed. It is fabricated using 0.15 /spl mu/m photolithography, shallow trench isolation (STI), highly selective gate etching, damascene and chemical-mechanical polishing (CMP) processes. Since thick poly-Si is deposited and its sidewall has an inclined profile by anisotropic etching, narrow floating gate space (/spl sim/80 nm) under the design rule and a high coupling ratio (/spl sim/0.75) are obtained. To interconnect the NAND cell array, the poly-Si source is connected to every string as a common line and the tungsten bit line is damascened over the entire string. These double-layer interconnections lead to simple process and reduced steps. Thus, for the first time, a prototype 1 Gb NAND flash memory with an extremely small cell size of 0.11 /spl mu/m/sup 2/ has been achieved.
Keywords :
NAND circuits; cellular arrays; chemical mechanical polishing; elemental semiconductors; etching; flash memories; isolation technology; photolithography; silicon; 0.15 micron; 1 Gbit; 80 nm; NAND cell array; NAND flash technology; Si; anisotropic etching; bit line; cell size; chemical-mechanical polishing; common line; coupling ratio; damascene process; design rule; flash memory; gate etching; high-aspect-ratio floating gate; inclined profile; narrow floating gate space; photolithography; polysilicon source line; shallow trench isolation; Aluminum; Anisotropic magnetoresistance; Costs; Energy consumption; Etching; Flash memory; Isolation technology; Nonvolatile memory; Tungsten; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electron Devices Meeting, 2000. IEDM '00. Technical Digest. International
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-7803-6438-4
Type :
conf
DOI :
10.1109/IEDM.2000.904430
Filename :
904430
Link To Document :
بازگشت