DocumentCode :
2887577
Title :
Implementation of an LMS adaptive filter on an FPGA employing multiplexed multiplier architecture
Author :
Allred, Daniel ; Krishnan, Venkatesh ; Huang, Walter ; Anderson, David
Author_Institution :
Center for Signal & Image Process., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
1
fYear :
2003
fDate :
9-12 Nov. 2003
Firstpage :
918
Abstract :
In this paper, a multiplexed multiplier architecture (MMA) for a field programmable gate array (FPGA) implementation of the least mean square (LMS) adaptive filter is developed and presented. In the proposed architecture, hardware multipliers are reused, i.e. multiplexed in time, for both filtering and adaptation. The number of multipliers may be chosen to achieve certain design trade-offs. The design trade-offs considered in this paper include on-chip area, filter size, maximum filter throughput, and power consumption.
Keywords :
adaptive filters; field programmable gate arrays; least mean squares methods; multiplexing equipment; parallel architectures; design trade-offs; field programmable gate array; hardware multipliers; least mean square adaptive filter; multiplexed multiplier architecture; Adaptive filters; Algorithm design and analysis; Digital signal processing; Field programmable gate arrays; Filtering; Finite impulse response filter; Hardware; Least squares approximation; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers, 2004. Conference Record of the Thirty-Seventh Asilomar Conference on
Print_ISBN :
0-7803-8104-1
Type :
conf
DOI :
10.1109/ACSSC.2003.1292048
Filename :
1292048
Link To Document :
بازگشت