DocumentCode :
2887594
Title :
A novel algorithm for ordering gate sequence for gate matrix layout
Author :
Song, Junde ; He, Qing
Author_Institution :
Beijing Univ. of Posts & Telecommun., China
fYear :
1991
fDate :
16-17 Jun 1991
Firstpage :
890
Abstract :
Gate matrix is a layout style for MOS (NMOS or CMOS) integrated circuits. A novel algorithm to determine the optimal gate sequence in gate matrix layout is presented. The algorithm depends on a predictor-and-adaptor procedure which is implemented on IBM-PC/AT and SUN workstations in C language. The algorithm reduces CPU time (10-20)% and reduces the number of rows (5-15)% compared with Asano´s algorithm respectively. The authors give a more efficient heuristic approach to deal with the gate sequencing problem of NP-completeness and analyze the probability property of the algorithm
Keywords :
CMOS integrated circuits; MOS integrated circuits; circuit layout CAD; computational complexity; integrated circuit technology; probability; C language; CMOS; IBM-PC/AT; MOSIC; NMOS IC; NP-completeness; SUN workstations; gate matrix layout; gate sequence ordering; integrated circuits; optimal gate sequence; Acoustics; Algorithm design and analysis; Central Processing Unit; Circuits; Helium; MOS devices; Matrix converters; NP-complete problem; Polynomials; Sun;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1991. Conference Proceedings, China., 1991 International Conference on
Conference_Location :
Shenzhen
Type :
conf
DOI :
10.1109/CICCAS.1991.184505
Filename :
184505
Link To Document :
بازگشت