Title :
Pulsed-latch-based clock tree migration for dynamic power reduction
Author :
Lin, Hong-Ting ; Chuang, Yi-Lin ; Ho, Tsung-Yi
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Abstract :
Minimizing the clock tree has been known as an effective approach to reduce power dissipation in modern circuit designs. However, most existing power-aware clock tree synthesis algorithms still focus on optimizing power in flip-flops, which might have limited power savings. In this work, we explore the pulsed-latch utilization in clock tree synthesis for further power savings. We are the first work in the literature to propose a novel synthesis algorithm to efficiently migrate a flip-flop-based clock tree into a pulsed-latch one. To maintain performance of a clock tree while considering load balance (skew issues) simultaneously, we determine the clock tree topology by the minimum-cost maximum-flow network. Experimental results show that our algorithm can further reduce power consumption by 22% on average compared to approaches without pulsed latches.
Keywords :
clocks; flip-flops; trees (mathematics); circuit designs; dynamic power reduction; flip-flop-based clock tree; minimum-cost maximum-flow network; power-aware clock tree synthesis algorithms; pulsed-latch-based clock tree migration; Capacitance; Clocks; Clustering algorithms; Latches; Pulse generation; Timing; Topology; Clock Network Synthesis; Power Reduction; Pulsed Latch;
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
DOI :
10.1109/ISLPED.2011.5993601