Title : 
3D Super chip technology to achieve low-power and high-performance system-on-a chip
         
        
            Author : 
Koyanagi, Mitsumasa
         
        
            Author_Institution : 
New Ind. Creation Hatchery Center, Tohoku Univ., Sendai, Japan
         
        
        
        
        
        
            Abstract : 
A new three-dimensional (3D) integration technology based on a reconfigured wafer-to-wafer bonding method called a super-chip integration has been developed to achieve low-power and high-performance system-on-a chip (SoC). A number of known good dies (KGDs) are simultaneously aligned and bonded onto lower chips or wafers with high alignment accuracy by using a new self-assembly technique in a super-chip integration.
         
        
            Keywords : 
bonding processes; system-on-chip; three-dimensional integrated circuits; 3D super chip technology; high-performance system-on-a chip; self-assembly technique; super-chip integration; three-dimensional integration technology; wafer-to-wafer bonding method; Bonding; Large scale integration; Parallel processing; Self-assembly; Stacking; System-on-a-chip; Three dimensional displays; Three-dimensional (3D) LSI; Through-Si via (TSV); microbump; self-assembly;
         
        
        
        
            Conference_Titel : 
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
         
        
            Conference_Location : 
Fukuoka
         
        
        
            Print_ISBN : 
978-1-61284-658-3
         
        
            Electronic_ISBN : 
Pending
         
        
        
            DOI : 
10.1109/ISLPED.2011.5993606