DocumentCode
2888069
Title
TLB index-based tagging for cache energy reduction
Author
Lee, Jongmin ; Hong, Seokin ; Kim, Soontae
Author_Institution
Dept. of Comput. Sci., Korea Adv. Inst. Sci. & Technol. (KAIST), Daejeon, South Korea
fYear
2011
fDate
1-3 Aug. 2011
Firstpage
85
Lastpage
90
Abstract
Conventional cache tag matching is based on addresses to identify correct data in caches. However, this tagging scheme is not efficient because tag bits are unnecessarily large. From our observations, there are not many unique tag bits due to typically small working sets, which are conventionally captured by TLBs. To effectively exploit this fact, we propose TLB index-based cache tagging scheme. This new tagging scheme reduces required number of tag bits to one-fourth of the conventional tagging scheme. The reduced tag bits decrease tag bits array area by 72% and its energy consumption by 58%. From our experiments, our proposed new tagging scheme reduces instruction cache energy consumption by 13% for embedded systems.
Keywords
cache storage; identification technology; instruction sets; power aware computing; TLB index-based cache tagging scheme; cache energy reduction; cache tag matching; correct data identification; instruction cache energy consumption reduction; tag bits array area; translation lookaside buffers; Arrays; Benchmark testing; Energy consumption; Indexing; Tagging; Virtual private networks; Cache Tagging; Energy; TLB;
fLanguage
English
Publisher
ieee
Conference_Titel
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location
Fukuoka
ISSN
Pending
Print_ISBN
978-1-61284-658-3
Electronic_ISBN
Pending
Type
conf
DOI
10.1109/ISLPED.2011.5993612
Filename
5993612
Link To Document