DocumentCode :
2888551
Title :
Thermal-aware bus-driven floorplanning
Author :
Wu, Po-Hsun ; Ho, Tsung-Yi
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
fYear :
2011
fDate :
1-3 Aug. 2011
Firstpage :
205
Lastpage :
210
Abstract :
As the number of buses in multi-core SoC designs increase, bus planning problems become a dominant factor in determining the chip performance. To cope with these issues, it is desirable to consider them in the early floorplanning stage. Recently, many bus-driven floorplanners have been proposed in the literature. However, those proposed algorithms only consider the bus planning problem without the thermal effect. As a result, there are hotspots which result in high chip temperature on the chip. In this paper, a thermal-aware bus-driven floorplanning algorithm is proposed to separate hotspots during the perturbation stage and to keep buses away from hotspots during the routing stage. To avoid time-consuming thermal simulations, the superposition of thermal profiles which are the thermal distribution of each module is adopted to efficiently estimate the module temperature. Compared with the state-of-the-art bus-driven floorplanner, experimental results demonstrate that the proposed algorithm can effectively separate hotspots and reduce the chip temperature.
Keywords :
circuit layout; network routing; system-on-chip; multicore SoC designs; routing stage; thermal effect; thermal-aware bus-driven floorplanning algorithm; time-consuming thermal simulations; Algorithm design and analysis; Arrays; Equations; Mathematical model; Routing; Shape; Topology; Bus planning; Floorplanning; Thermal-Aware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
ISSN :
Pending
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISLPED.2011.5993637
Filename :
5993637
Link To Document :
بازگشت