DocumentCode :
2889260
Title :
A fast, accurate and simple critical path monitor for improving energy-delay product in DVS systems
Author :
Park, Junyoung ; Abraham, Jacob A.
Author_Institution :
Comput. Eng. Res. Center, Univ. of Texas at Austin, Austin, TX, USA
fYear :
2011
fDate :
1-3 Aug. 2011
Firstpage :
391
Lastpage :
396
Abstract :
This paper introduces a design scheme that improves Energy-Delay Product (EDP) in conventional Dynamic Voltage Scaling (DVS) systems by exploiting timing margins. To achieve this scheme, we designed a high-speed Critical Path Monitor composed of several Critical Path Replicas, a Timing Checker, and a Toggle Flip-Flop. The replicas are implemented based on our proposed algorithm, which considers the following two facts: (a) the voltage scaling behavior of logic and interconnect are fundamentally different; (b) various logic gates show different sensitivity in regard to process, temperature, as well as voltage changes. Because the replicas are connected in parallel by C-elements, the longest delay selection among all of the replica delays is performed automatically, improving the system response time. If the utilizable margin is detected by the Timing Checker, the frequency controller increases system clock frequency in order to improve performance at a given voltage level. Using a 45nm CMOS technology, we implemented a 32-bit MIPS processor and multiple Critical Path Monitors. The simulation results reveal that our scheme can improve EDP of the conventional DVS by up to 62%.
Keywords :
CMOS logic circuits; clocks; delay circuits; flip-flops; logic design; logic gates; microprocessor chips; multiprocessor interconnection networks; power aware computing; timing circuits; C-elements; CMOS technology; DVS system; MIPS processor; critical path replicas; dynamic voltage scaling; energy-delay product design; frequency controller; high-speed critical path monitor; logic gates; replica delays; size 45 nm; system clock frequency; timing checker; toggle flip-flop; word length 32 bit; Clocks; Delay; Logic gates; Monitoring; Sensitivity; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Low Power Electronics and Design (ISLPED) 2011 International Symposium on
Conference_Location :
Fukuoka
ISSN :
Pending
Print_ISBN :
978-1-61284-658-3
Electronic_ISBN :
Pending
Type :
conf
DOI :
10.1109/ISLPED.2011.5993672
Filename :
5993672
Link To Document :
بازگشت