Title :
Efficient microcode arrangement and controller synthesis for application specific integrated circuits
Author :
Lin, S.-Z. ; Hwang, C.-T. ; Hsu, Y.-C.
Author_Institution :
Dept. of Comput. Sci., California Univ., Riverside, CA, USA
Abstract :
The authors present a controller synthesizer for application-specific multi-function-unit processors. They describe the data path, control path, and timing scheme of the design. They discuss the optimization problems for this architecture, including the translation of a controller-independent schedule into a microprogram to fit the timing scheme and the address assignment of micro-words. They verify the designs using a function simulator and a timing simulator. The synthesized results are proved to be correct by simulation, and a design with 22 ns for each phase, which corresponds to 23 MHz, has been obtained.<>
Keywords :
application specific integrated circuits; circuit CAD; optimisation; 23 MHz; ASIC; address assignment; application specific integrated circuits; control path; controller synthesizer; controller-independent schedule; data path; function simulator; micro-words; microprogram; multi-function-unit processors; optimization; timing scheme; timing simulator; Application specific integrated circuits; Clocks; Computer science; Control system synthesis; Integrated circuit synthesis; Processor scheduling; Read only memory; Registers; Synthesizers; Timing;
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
DOI :
10.1109/ICCAD.1991.185185