DocumentCode :
2889709
Title :
FPGA Design of Box-Constrained MIMO Detector
Author :
Quan, Z. ; Liu, J. ; Zakharov, Y.
Author_Institution :
Dept. of Electron., Univ. of York, York, UK
fYear :
2009
fDate :
14-18 June 2009
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, a box-constrained MIMO detector is considered that allows simple FPGA implementation and provides improvement in the detection performance compared to the MMSE detector. The box-constrained detector is implemented using dichotomous coordinate descent iterations. We investigate the design throughput against the BER performance and the design complexity in terms of the number of logic slices. The proposed design requires as few as 637, 658, and 667 slices for 4 times 4, 8 times 8, and 16 times 16 MIMO systems, respectively, which is significantly less than that required by known designs of the MMSE detector.
Keywords :
MIMO communication; computational complexity; field programmable gate arrays; integrated circuit design; least mean squares methods; BER performance; FPGA design; MIMO systems; MMSE detector; box constrained detector; box-constrained MIMO detector; design complexity; design throughput; detection performance; dichotomous coordinate descent iteration; simple FPGA implementation; Bit error rate; Communications Society; Detectors; Field programmable gate arrays; Hardware; MIMO; Maximum likelihood decoding; Maximum likelihood detection; Quadrature phase shift keying; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 2009. ICC '09. IEEE International Conference on
Conference_Location :
Dresden
ISSN :
1938-1883
Print_ISBN :
978-1-4244-3435-0
Electronic_ISBN :
1938-1883
Type :
conf
DOI :
10.1109/ICC.2009.5199037
Filename :
5199037
Link To Document :
بازگشت