DocumentCode :
2890031
Title :
GALS Based Shared Test Architecture for Embedded Memories
Author :
Dubey, Prashant ; Garg, Akhil ; Bhaskarani, Sravan Kumar
Author_Institution :
STMicroelectronics India Pvt. Ltd., Greater Noida
fYear :
2007
fDate :
27-30 May 2007
Firstpage :
157
Lastpage :
160
Abstract :
Increasing memory content on SoCs, along with the shrinking technology node (resulting into newer kinds of defects), multiple clocks, and voltage domains necessitate a shared built in self test (BIST) capable of testing memories in different nooks of a chip with least routing congestion and the ability to handle different clock domains. Moreover, the BIST should be programmable so that it can cope up with upcoming defects. Hereby, we propose a shared and programmable BIST architecture based on GALS methodology to cater to the aforesaid needs
Keywords :
built-in self test; digital storage; embedded systems; integrated circuit testing; GALS based shared test architecture; GALS methodology; SoC; built in self test; clock domains; embedded memories; programmable BIST architecture; Automatic testing; Built-in self-test; Clocks; Data communication; Memory architecture; Partitioning algorithms; Production; Random access memory; Routing; Voltage; GALS; memory testing; shared BIST;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2007. ISCAS 2007. IEEE International Symposium on
Conference_Location :
New Orleans, LA
Print_ISBN :
1-4244-0920-9
Electronic_ISBN :
1-4244-0921-7
Type :
conf
DOI :
10.1109/ISCAS.2007.378245
Filename :
4252595
Link To Document :
بازگشت