DocumentCode :
2890804
Title :
Timing-driven partial scan
Author :
Jou, J.-Y. ; Cheng, K.-T.
Author_Institution :
AT&T Bell Lab., Murray Hill, NJ, USA
fYear :
1991
fDate :
11-14 Nov. 1991
Firstpage :
404
Lastpage :
407
Abstract :
A partial scan approach that aims to reduce both area overhead and performance degradation caused by test logic is presented. Given a target speed and an initial design that meets the target, the algorithm selects a minimum set of scan flip-flops, if they exist, that (1) will break all sequential cycles and (2) will not violate the performance requirement after the scan logic is added. If such a set does not exist, the algorithm will find a set of scan flip-flops in which (1) all sequential cycles are broken and (2) the total area increase caused by the scan logic and the subsequent performance optimization is minimized, For circuits synthesized by automatic synthesis tools, the authors suggest a novel design flow, which selects/inserts the partial scan logic after area optimization, but before performance optimization. For meeting both performance and testability requirements, this design flow produces designs with less area increase than the traditional design flow, which considers testability and adds test logic after performance optimization. Experimental results on the ISCA´89 sequential circuits are presented as well as comparisons between the proposed method and previous methods.<>
Keywords :
flip-flops; logic testing; optimisation; sequential circuits; area optimization; area overhead; partial scan approach; performance degradation; performance optimization; scan flip-flops; sequential circuits; sequential cycles; test logic; testability; timing driven partial scan; Algorithm design and analysis; Automatic logic units; Circuit synthesis; Circuit testing; Degradation; Flip-flops; Logic design; Logic testing; Optimization; Sequential circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design, 1991. ICCAD-91. Digest of Technical Papers., 1991 IEEE International Conference on
Conference_Location :
Santa Clara, CA, USA
Print_ISBN :
0-8186-2157-5
Type :
conf
DOI :
10.1109/ICCAD.1991.185288
Filename :
185288
Link To Document :
بازگشت