DocumentCode :
2891073
Title :
Selective hardening methodology for combinational logic
Author :
Pagliarini, Samuel N. ; Naviner, Lirida A.de B. ; Naviner, Jean-François
Author_Institution :
Institut TELECOM, TELECOM-ParisTech, LTCI-CNRS, 46, rue Barrault, 75634 - Cedex 13, France
fYear :
2012
fDate :
10-13 April 2012
Firstpage :
1
Lastpage :
6
Abstract :
Defects as well as soft errors are a growing concern in micro and nanoelectronics. Multiple faults induced by single event effects are expected to be seen more often. Thus, reliability has become an important design criterion. In this context we introduce a cost-aware methodology for selective hardening of combinational logic cells. The methodology is based on the SPRA algorithm for calculating logical masking, and it is capable to automatically perform a trade-off between reliability improvements and associated costs, providing a list of the most effective candidates for hardening. The methodology is applied to a set of benchmark circuits using costs extracted from an actual standard cell library. The results then show that the methodology is able to diminish the unreliability of circuits in a cost-effective manner.
Keywords :
Logic Masking; Reliability; Selective Hardening; Single Event Effects;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Workshop (LATW), 2012 13th Latin American
Conference_Location :
Quito, Ecuador
Print_ISBN :
978-1-4673-2355-0
Type :
conf
DOI :
10.1109/LATW.2012.6261262
Filename :
6261262
Link To Document :
بازگشت