DocumentCode :
2891584
Title :
An efficient 2-D DWT processor architecture based on state space implementation technique
Author :
Jung, Gab Cheon ; Park, Seong Mo ; Kim, Jung Hyoun
Author_Institution :
Dept. of Electron. Eng., Chonnam Nat. Univ., Kwangju, South Korea
Volume :
2
fYear :
2004
fDate :
6-9 Dec. 2004
Firstpage :
669
Abstract :
This work presents an efficient processor architecture which is constructed by filter bank or lifting scheme for real time processing of separable 2-D discrete wavelet transform (DWT). To achieve high efficiency, we use the partitioning algorithm based on the state space representation technique and RPA-like scheme. As a result, the architecture can reduce the critical path by the state space implementation. It has smaller hardware resources compared to that of other architectures with comparable throughput by the improvement of hardware utilization.
Keywords :
VLSI; discrete wavelet transforms; state-space methods; 2D DWT processor architecture; 2D discrete wavelet transform; critical path reduction; filter bank method; hardware resources; hardware utilization; lifting method; partitioning algorithm; real time processing; recursive pyramid algorithm; state space representation; Computer architecture; Discrete wavelet transforms; Electronic mail; Equations; Filter bank; Filtering; Hardware; Image coding; State-space methods; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. Proceedings. The 2004 IEEE Asia-Pacific Conference on
Print_ISBN :
0-7803-8660-4
Type :
conf
DOI :
10.1109/APCCAS.2004.1412966
Filename :
1412966
Link To Document :
بازگشت